Repository logo
 
Publication

Fully parameterizable VLSI architecture for sub-pixel motion estimation with low memory bandwidth requirements

dc.contributor.authorDias, Tiago
dc.contributor.authorRoma, Nuno
dc.contributor.authorSousa, Leonel
dc.date.accessioned2018-08-03T13:38:41Z
dc.date.available2018-08-03T13:38:41Z
dc.date.issued2005
dc.description.abstractThis paper proposes a new scalable and efficient VLSI type-II architecture for real-time motion estimation optimized for subpel refinement algorithms. Based on the proposed architecture, which provides minimum latency, maximum throughput, and full utilization of the hardware resources, the implementation of a dedicated motion estimation coprocessor is also presented in this paper. This circuit is characterized by low memory bandwidth requirements, a modular and highly flexible structure and is capable of estimating motion vectors with half-pixel accuracy using the bilinear interpolation algorithm. Experimental results for implementations on ASIC and FPGA devices show that by using the proposed architecture it is possible to estimate motion vectors up to the 16CIF image format in real-time, with any given sub-pixel accuracy.pt_PT
dc.description.versioninfo:eu-repo/semantics/publishedVersionpt_PT
dc.identifier.citationDIAS, Tiago; ROMA, Nuno; SOUSA, Leonel – Fully parameterizable VLSI architecture for sub-pixel motion estimation with low memory bandwidth requirements. In JETC05 - Jornadas de Engenharia de Eletrónica e Telecomunicações e de Computadores. Lisboa, Portugal: ISEL – Instituto Superior de Engenharia de Lisboa, 2005. Pp. 1-6pt_PT
dc.identifier.urihttp://hdl.handle.net/10400.21/8773
dc.language.isoengpt_PT
dc.peerreviewedyespt_PT
dc.publisherISEL - Instituto Superior de Engenharia de Lisboapt_PT
dc.subjectVLSIpt_PT
dc.subjectArchitecturept_PT
dc.subjectSub-pixel motionpt_PT
dc.subjectBandwidthpt_PT
dc.titleFully parameterizable VLSI architecture for sub-pixel motion estimation with low memory bandwidth requirementspt_PT
dc.typeconference object
dspace.entity.typePublication
oaire.awardURIinfo:eu-repo/grantAgreement/FCT/Orçamento de Funcionamento%2FPOSC/POSI%2FCHS%2F40877%2F2001/PT
oaire.citation.endPage6pt_PT
oaire.citation.startPage1pt_PT
oaire.fundingStreamOrçamento de Funcionamento/POSC
person.familyNameBraga da Silva Dias
person.givenNameTiago Miguel
person.identifier709056
person.identifier.ciencia-idE21C-1E42-EE73
person.identifier.orcid0000-0001-7445-5823
person.identifier.ridH-4265-2011
person.identifier.scopus-author-id11540058800
project.funder.identifierhttp://doi.org/10.13039/501100001871
project.funder.nameFundação para a Ciência e a Tecnologia
rcaap.rightsopenAccesspt_PT
rcaap.typeconferenceObjectpt_PT
relation.isAuthorOfPublication1c03cd27-cf61-43fb-803c-19885a82d62a
relation.isAuthorOfPublication.latestForDiscovery1c03cd27-cf61-43fb-803c-19885a82d62a
relation.isProjectOfPublicationfbde4796-9739-473a-9107-1c1337d045b6
relation.isProjectOfPublication.latestForDiscoveryfbde4796-9739-473a-9107-1c1337d045b6

Files

Original bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Fully_TDias_ADEETC.pdf
Size:
229.93 KB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: