Repository logo
 
Publication

Scalable unified transform architecture for advanced video coding embedded systems

dc.contributor.authorDias, Tiago
dc.contributor.authorLopez, Sebastian
dc.contributor.authorRoma, Nuno
dc.contributor.authorSousa, Leonel
dc.date.accessioned2013-10-26T20:00:10Z
dc.date.available2013-10-26T20:00:10Z
dc.date.issued2013-04
dc.description.abstractA novel high throughput and scalable unified architecture for the computation of the transform operations in video codecs for advanced standards is presented in this paper. This structure can be used as a hardware accelerator in modern embedded systems to efficiently compute all the two-dimensional 4 x 4 and 2 x 2 transforms of the H.264/AVC standard. Moreover, its highly flexible design and hardware efficiency allows it to be easily scaled in terms of performance and hardware cost to meet the specific requirements of any given video coding application. Experimental results obtained using a Xilinx Virtex-5 FPGA demonstrated the superior performance and hardware efficiency levels provided by the proposed structure, which presents a throughput per unit of area relatively higher than other similar recently published designs targeting the H.264/AVC standard. Such results also showed that, when integrated in a multi-core embedded system, this architecture provides speedup factors of about 120x concerning pure software implementations of the transform algorithms, therefore allowing the computation, in real-time, of all the above mentioned transforms for Ultra High Definition Video (UHDV) sequences (4,320 x 7,680 @ 30 fps).por
dc.identifier.citationDIAS, Tiago; [et al] – Scalable unified transform architecture for advanced video coding embedded systems. International Journal of Parallel Programming. ISSN 0885-7458. Vol. 41, N.º 2 (2013), pp. 236-260.por
dc.identifier.doi10.1007/s10766-012-0221-x
dc.identifier.issn0885-7458
dc.identifier.urihttp://hdl.handle.net/10400.21/2801
dc.language.isoengpor
dc.peerreviewedyespor
dc.publisherSpringer/Plenum Publisherspor
dc.subjectVideo codingpor
dc.subjectH.264/AVCpor
dc.subjectUnified transformpor
dc.subjectScalable architecturepor
dc.subjectSystolic arraypor
dc.subjectFPGApor
dc.titleScalable unified transform architecture for advanced video coding embedded systemspor
dc.typejournal article
dspace.entity.typePublication
oaire.citation.conferencePlaceNew Yorkpor
oaire.citation.endPage260por
oaire.citation.issue2por
oaire.citation.startPage236por
oaire.citation.titleInternational Journal of Parallel Programmingpor
oaire.citation.volume41por
person.familyNameBraga da Silva Dias
person.givenNameTiago Miguel
person.identifier709056
person.identifier.ciencia-idE21C-1E42-EE73
person.identifier.orcid0000-0001-7445-5823
person.identifier.ridH-4265-2011
person.identifier.scopus-author-id11540058800
rcaap.rightsrestrictedAccesspor
rcaap.typearticlepor
relation.isAuthorOfPublication1c03cd27-cf61-43fb-803c-19885a82d62a
relation.isAuthorOfPublication.latestForDiscovery1c03cd27-cf61-43fb-803c-19885a82d62a

Files

Original bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
Scalable_TDias.pdf
Size:
534.89 KB
Format:
Adobe Portable Document Format
License bundle
Now showing 1 - 1 of 1
No Thumbnail Available
Name:
license.txt
Size:
1.71 KB
Format:
Item-specific license agreed upon to submission
Description: